DefinePK

DefinePK hosts the largest index of Pakistani journals, research articles, news headlines, and videos. It also offers chapter-level book search.

HIGH-LEVEL POWER OPTIMIZATION FOR ARRAY MULTIPLIERS


Article Information

Title: HIGH-LEVEL POWER OPTIMIZATION FOR ARRAY MULTIPLIERS

Authors: Y. A. Durrani

Journal: The Nucleus

HEC Recognition History
Category From To
Y 2024-10-01 2025-12-31
Y 2023-07-01 2024-09-30
Y 2022-07-01 2023-06-30
Y 2020-07-01 2021-06-30

Publisher: Pakistan Institute of Nuclear Science & Technology (PINSTECH).

Country: Pakistan

Year: 2013

Volume: 50

Issue: 4

Language: English

Categories

Abstract

Multiplication is the basic operation in most arithmetic features in computing systems. Generally multiplier occupies large area, long delay and high power dissipation. Therefore, low power multiplier design has been an important part in very large scale integrated (VLSI) design. Power consumption is directly related to data switching patterns and it is difficult to consider high-level application-specific data characteristics in power optimization. In this paper, we present a feasible method of pipelined array multiplier and evaluated the results by the flexible estimation methods at register transfer level (RTL). The multiplier architecture is for low power and high speed applications. The experimental results indicate that the internal optimization using pipelined technique reduces the power consumption of the circuit considerably.


Paper summary is not available for this article yet.

Loading PDF...

Loading Statistics...