DefinePK hosts the largest index of Pakistani journals, research articles, news headlines, and videos. It also offers chapter-level book search.
Title: Design and implementation of improved area efficient weighted modulo 2n+1 adder design
Authors: Dhanabal R, Roshni Gunerkar, Bharathi V
Journal: ARPN Journal of Engineering and Applied Sciences
Publisher: Khyber Medical College, Peshawar
Country: Pakistan
Year: 2014
Volume: 9
Issue: 12
Language: English
In this, we proposed improved area - efficient weighted modulo 2n+1 adder. This is achieved by modifying existing diminished-1, weighted modulo 2n + 1 adder to incorporate simple correction schemes .Proposed adder is designed using area efficient parallel prefix structure and carry select adder. Proposed adder can produce modulo sums within the range (0,2n) that is more than the range (0, 2n-1) produced in existing diminished-1 modulo 2n+1 adders. Modular adder is designed using verilog HDL and implemented using 45 nm technology and the area required by the proposed adder is lesser than the existing diminished-1,weighted modulo 2n+1 adder.
Loading PDF...
Loading Statistics...